# Systolic Architecture (Systolic Array)

https://www.cs.auckland.ac.nz/~jmor159/363/html/systolic.html

#### Systolic arrays

- arrays of processors
  - which are connected to a small number of nearest neighbours in a mesh-like topology
  - Processors perform a sequence of operations on data that flows between them
    - operations will be the same in each processor, with each processor performing an operation (or small number of operations) on a data item
    - then passing it on to its neighbour. <u>Like MISD machines</u>, systolic arrays compute in "lock-step" with each processor undertaking alternate compute | communicate phases. Actually it is <u>Single Function</u>, <u>Multiple Data</u>, <u>Merged Result(s)</u>.

## Matrix Multiplication Example

**Provided by:** bob63

Learn more at:http://www.cs.ucf.edu

| a11 a12 a13 |          | b11 b12 b13 |   | C11 C12 C13 |
|-------------|----------|-------------|---|-------------|
| a21 a22 a23 | *        | b21 b22 b23 | = | C21 C22 C23 |
| a31 a32 a33 | <b>~</b> | b31 b32 b33 | _ | C31 C32 C33 |

Conventional Method: N<sup>3</sup>

```
For I = 1 to N
   For J = 1 to N
      For K = 1 to N
         C[I,J] = C[I,J] + A[J,K] * B[K,J];
```

### Systolic Method

This will run in O(n) time!

To run in N time we need N x N processing units, in this case we need 9.



We need to modify the input data, like so:

and finally stagger the data sets for input.



At every tick of the global system clock data is passed to each processor from two different directions, then it is multiplied and the result is saved in a register.

Lets try this using a systolic array.







 P1
 P2
 P3
 P4
 P5
 P6
 P7
 P8
 P9

 17
 12
 0
 6
 0
 0
 0
 0
 0
 0



 P1
 P2
 P3
 P4
 P5
 P6
 P7
 P8
 P9

 23
 32
 6
 16
 8
 0
 9
 0
 0



| P1 | P2 | Р3 | P4 | P5 | P6 | P7 | P8 | P9 |
|----|----|----|----|----|----|----|----|----|
| 23 | 36 | 18 | 25 | 33 | 4  | 13 | 12 | 0  |



P1 P2 P6 P7 P9 Р3 P4 P5 P8 23 36 28 25 39 19 28 22 6



P1 P2 P3 P6 P7 P8 P9 P4 P5 23 36 28 25 39 34 28 32 12

Clock tick: 7



P1 P2 P3 P5 P6 P7 P8 P9 P4 25 23 36 28 39 34 28 32 37

Same answer! In 2n + 1 time, can we do better?

The answer is yes, there is an optimization.



P4

P1

P2

P3

 23
 36
 28
 25
 39
 34
 28
 32
 37

P5

P6

P7

P8

P9

### Cannon's Technique

- No processor is idle.
- Instead of feeding the data, it is cycled.
- Data is staggered, but slightly different than before.
- Not including the loading which can be done in parallel for a time of 1, this technique is effectively N.

### Other Applications

- Signal processing
- Image processing
- Solutions of differential equations
- Graph algorithms
- Biological sequence comparison
- Other computationally intensive tasks

# Samba: Systolic Accelerator for Molecular Biological Applications

This systolic array contains 128 processors shared into 32 full custom VLSI chips. One chip houses 4 processors, and one processor performs 10 millions matrix cells per second.



### Why Systolic?

- Extremely fast.
- Easily scalable architecture.
- Can do many tasks single processor machines cannot attain.
- Turns some exponential problems into linear or polynomial time.

### Why Not Systolic?

- Expensive.
- Not needed on most applications, they are a highly specialized processor type.
- Difficult to implement and build.

### Summary

- What a systolic array is.
- Step through of matrix multiplication.
- Cannon's optimization.
- Other applications including samba.
- Positives and negatives of systolic arrays.

### References

- "Systolic Algorithms & Architectures" by Patrice Quinton and Yves Robert,
   1991 Prentice Hall International
- "The New Turing Omnibus" by A.K. Dewdney, New York
- http://www.irisa.fr/symbiose/people/lavenier/Samba/
- http://www.cs.hmc.edu/courses/mostRecent/cs156/html08/slides08.pdf
- http://www.ntu.edu.sg/home/ecrwan/Phdthesi.htm

#### https://en.wikipedia.org/wiki/Systolic\_array

- systolic array is a homogeneous <u>network</u> of tightly coupled <u>data processing units</u> (DPUs) called cells or <u>nodes</u>. Each node or DPU independently computes a partial result as a function of the data received from its upstream neighbors, stores the result within itself and passes it downstream. Systolic arrays were invented by <u>Richard P. Brent</u> and <u>H. T. Kung</u>, who developed them to compute <u>greatest common divisors</u> of integers and polynomials. [1] <u>Inot in citation given</u>] They are sometimes classified as multiple-instruction single-data (<u>MISD</u>) architectures under <u>Flynn's taxonomy</u>, but this classification is questionable because a strong argument can be made to distinguish systolic arrays from any of Flynn's four categories: <u>SISD</u>, <u>SIMD</u>, <u>MISD</u>, <u>MIMD</u>, as discussed later in this article. Actually it is <u>Single Function</u>, <u>Multiple Data</u>, <u>Merged Result(s)</u>.
- The parallel input <u>data</u> flows through a network of hard-wired <u>processor</u> nodes, which combine, process, <u>merge</u> or <u>sort</u> the input data into a derived result. Because the <u>wave</u>-like propagation of data through a systolic array resembles the <u>pulse</u> of the human circulatory system, the name <u>systolic</u> was coined from medical terminology. The name is derived from <u>systole</u> as an analogy to the regular pumping of blood by the heart.
- Applications[edit]
- Systolic arrays are often hard-wired for specific operations, such as "multiply and accumulate", to perform
  massively <u>parallel</u> integration, <u>convolution</u>, <u>correlation</u>, <u>matrix multiplication</u> or data sorting tasks. They are also used
  for <u>dynamic programming</u> algorithms, used in DNA and protein <u>sequence analysis</u>.
- systolic array are triggered by the arrival of new data and always process the data in exactly the same way. The actual processing within each node may be hard wired or block <u>microcoded</u>, in which case the common node personality can be block programmable.
- The systolic array paradigm with data-streams driven by data <u>counters</u>, is the counterpart of the Von Neumann architecture with instruction-stream driven by a program counter. Because a systolic array usually sends and receives multiple data streams, and multiple data counters are needed to generate these data streams, it supports <u>data parallelism</u>.